## **A Project Report**

On

## " PASSWORD BASED HOME SECURITY "

Submitted in Partial Fulfillment of the Requirement Of Project-III (BIT206CO)

Of

**Bachelor of Information Technology** 

#### **Submitted to:**



Purbanchal University
Biratnagar, Nepal

## **Submitted by:**

Sagar Upadhyaya (333659) Shubham Ghimire (333661) Ashim Sapkota (333638)

## KANTIPUT CITY COLLEGE

Putalisadak, Kathmandu March 23, 2023

## **A Project Report**

On

## " PASSWORD BASED HOME SECURITY "

Submitted in Partial Fulfillment of the Requirement Of Project III (BIT206CO)

Of

**Bachelor of Information Technology** 

#### **Submitted to:**

Purbanchal University Biratnagar, Nepal

## **Submitted by:**

Sagar Upadhyaya (333659) Shubham Ghimire (333661) Ashim Sapkota (333638)

> Project Supervisor Er. Rabi Shrestha

## KANTIPUT CITY COLLEGE

Putalisadak, Kathmandu March 23, 2023

## CERTIFICATE OF TOPIC APPROVAL SHEET

It is hereby informed that the topic selected by Sagar Upadhyaya, Shubham Ghimire, and Ashim Sapkota of BIT third semester project has been found suitable and as per the credit assigned by Purbanchal University (PU), Biratnagar, Nepal. The Project Committee has approved the following topic and supervisor for the mentioned students. This project has been completed for the prescribed period and the project embodied the result of their investigation conducted during they worked as full-time student of this institution.

Topic Approved: Password Based Home Security

Er. Saroj Pandey
HOD, Department of Information Technology
Kantipur City College

Er. Rabi Shrestha Project Supervisor Kantipur City College

## **CERTIFICATE FROM SUPERVISOR**

This is to certify that the project titled Password Based Home Security submitted by Sagar Upadhyaya, Shubham Ghimire, and Ashim Sapkota to the Department of Information Technology, School of Science and Technology at Kantipur City College, Kathmandu, Nepal towards the requirement for Project-III is an original work carried out by them under my supervision and guidance.

\_\_\_\_\_

Er. Rabi Shrestha

Department of Information Technology

Kantipur City College

(Project Supervisor)

**ACKNOWLEDGEMENT** 

We would like to acknowledge all who have encouraged and inspired us directly or indirectly

to complete this project. At first, we desire to express our deepest sense of gratitude to

Purbanchal University for giving us the opportunity to present ourselves this report within the

scheduled time.

We want to thank Kantipur City College for providing this opportunity by approving our

project. We are incredibly grateful to our supervisor Er. Rabi Shrestha for continuously

supporting and guiding us in our project and providing his valuable time to complete our

project.

We also are very thankful to rest of the teacher who were also helpful for providing us the idea

to prepare this project and for continuously motivating us to focus on our project.

We are fortunate enough to get the encouragement and feedback from our teachers and friends.

Lastly, many thanks to all the people for their suggestions, feedback and support which was

the most in completing our project successfully.

This project has been a wonderful experience where we have learnt and experienced many

beneficial things.

With regards

Sagar Upadhyaya

Shubham Ghimire

Ashim Sapkota

## **ABSTRACT**

Password Based Home Security is a password-based door locking system which is a security solution that restricts access to a specific area by verifying the correct password entered by the user. The system is comprised of a keypad that prompts the user to enter a pre-set password, which is then verified. If the password is correct, the system grants access to the user, otherwise, the door remains locked.

This system offers a range of benefits over traditional key-based systems, including increased security, convenience, and flexibility. Passwords can be easily changed, and the system can be programmed to grant access only to authorized individuals. Overall, a password-based door locking system is an effective and reliable security solution that offers a high level of protection against unauthorized access. By using strong passwords and implementing appropriate security measures, this system can provide peace of mind to homeowners, businesses, and other organizations.

## Table of Contents

| CHAPTER 1: INTRODUCTION                               | 1            |
|-------------------------------------------------------|--------------|
| 1. Introduction                                       | 1            |
| 1.1 Project Background                                | 1            |
| 1.2 Project Significance                              |              |
| 1.3 Problem Solving Statement                         | 2            |
| 1.4 Objectives                                        | 3            |
| 1.5 Features                                          | 3            |
| 1.6 Team structure and roles                          | 3            |
| CHAPTER 2: SYSTEM ANALYSIS                            | 4            |
| 2.1 Literature Review                                 | 4            |
| 2.2 Feasibility Study                                 | 4            |
| 2.2.1 Technical Feasibility                           | 4            |
| 2.2.2 Schedule Feasibility                            | 4            |
| 2.2.3 Economic Feasibility                            | 4            |
| 2.2.4 Operational Feasibility                         | 4            |
| 2.3 Required Components                               | 4            |
| 2.4 Applications of Password Based Door Lock System   | 9            |
| 2.5 Working Principle                                 | 9            |
| CHAPTER 3: SYSTEM DESIGN                              | 10           |
| 3.1 Block Diagram                                     | 10           |
| 3.2 Circuit Diagram                                   | 11           |
| 3.3 Flowchart                                         | 12           |
| 3.4 Keypad Working Principle                          | 13           |
| 3.5 Gantt Chart                                       | 14           |
| CHAPTER 4: SYSTEM DEVELOPMENT AND IMPL                | EMENTATION15 |
| 4.1 Programing platform (Tools and technologies used) | 15           |
| 4.1.1 Software Specifications                         | 15           |
| 4.1.2 Hardware Specifications                         | 15           |
| CHAPTER 5: TESTING AND DEBUGGING                      | 16           |
| CHAPTER 6: CONCLUSION AND FUTURE ENHANGE              | CEMENT17     |

| REFERENCES             | 18 |
|------------------------|----|
| 6.2 Future enhancement | 17 |
| 6.1 Conclusion         | 17 |

# LIST OF TABLES

| Table no. | Table name              | Page no. |
|-----------|-------------------------|----------|
| 1         | Team structure and role | 3        |
| 2         | Gantt chart             | 14       |
| 3         | Testing and debugging   | 16       |

# **List of Figure**

| Figure no | Figure name          | Page no |
|-----------|----------------------|---------|
| 1         | 8051 microcontroller | 6       |
| 2         | Keypad 4x4           | 7       |
| 3         | Electric lock        | 7       |
| 4         | LCD 16x2             | 8       |
| 5         | Block diagram        | 10      |
| 6         | Circuit diagram      | 11      |
| 7         | Flow chart           | 12      |
| 8         | Keypad working       | 13      |

#### **CHAPTER 1: INTRODUCTION**

#### 1. Introduction

Password Based Door Lock System using 8051 Microcontroller is a simple project where a secure password will act as a door unlocking system wherein once the correct code or password is entered, the door is opened, and the concerned person is allowed access to the secured area. If the password is wrong, then door would remain closed, denying access to the person.

#### 1.1 Project Background

The need for security and access control has become increasingly important in today's society, with businesses, organizations, and homeowners seeking reliable and efficient solutions to safeguard their properties and assets. Traditional key-based locking systems have proven to be vulnerable to theft, tampering, and duplication, prompting the development of more sophisticated and advanced security measures such as biometric authentication, smart cards, and password-based systems.

A password-based door locking system is a popular security solution that has gained popularity due to its ease of use, flexibility, and reliability. The system uses a pre-set password to grant access to authorized users while denying entry to unauthorized individuals. This system is particularly useful for businesses and organizations that need to restrict access to sensitive areas such as data centers, server rooms, and confidential files.

The project aims to design and implement a password-based door locking system that can provide a high level of security and access control. The system will be designed to be user-friendly, reliable, and easy to maintain, using readily available components and technologies.

The project involves several stages, including research, design, testing, and implementation. The system is tested extensively to ensure that it meets the required standards and specifications.

Overall, the project will provide a valuable contribution to the field of security and access control, providing a reliable and efficient solution for businesses and organizations that need to protect their assets and sensitive information.

### 1.2 Project Significance

The password-based door locking system is a highly significant project with several important implications for the field of security and access control. Some of the most notable significance of this project include:

- 1. Improved Security: Password-based door locking systems provide a higher level of security than traditional key-based systems. This is because passwords can be easily changed and restricted to authorized users only, making it difficult for unauthorized individuals to gain access.
- 2. Convenience: Password-based systems are convenient to use since users do not need to carry keys around with them. Additionally, users can easily change their passwords when necessary, making it easy to maintain access control.
- 3. Cost-Effective: Password-based systems are cost-effective since they do not require expensive hardware or software. This makes them a practical solution for small businesses and homeowners.
- 4. Flexibility: Password-based systems are highly flexible and can be customized to meet the specific needs of individual users. For instance, passwords can be programmed to allow access to specific areas only or at specific times of the day.

### 1.3 Problem Solving Statement

Many building's, rooms require a secure door locking system to prevent unauthorized access. Traditional lock-and-key systems have limitations and can be easily compromised. To address this problem, a password-based door locking system can be implemented. However, the challenge is to design a system that is both secure and user-friendly, with an easy-to-use interface for setting and entering the password. The system should also be reliable, durable, and cost-effective to implement and maintain. Therefore, the problem statement is to design and develop a password-based door locking system that addresses these challenges and meets the security requirements.

## 1.4 Objectives

► To provide genuine security :

The primary objective of a password-based door locking system is to provide security by allowing access only to authorized individuals who know the correct password. This prevents unauthorized access and helps to protect the contents of the building or room.

► To digitalize the locking system :

Password-based door locking systems are often more convenient than traditional key-based systems, as users do not need to carry physical keys or worry about losing them. Instead, they only need to remember their password.

#### 1.5 Features

- ► Secure password will act as a door unlocking system
- ► LCD display shows if the access is granted or not
- ► Multiple user support
- ▶ Buzzer makes alarming sound if wrong code entered

#### 1.6 Team structure and roles

| Team Members    | Task Performed                                             |
|-----------------|------------------------------------------------------------|
| Sagar Upadhyaya | Coding, Debugging and Hardware implementation              |
| Shubham Ghimire | Logic development, Coding & Debugging, Research and Design |
| Ashim Sapkota   | Research & Design and hardware implementation              |

## **CHAPTER 2: SYSTEM ANALYSIS**

#### 2.1 Literature Review

During our research we found some door locking project that has already been developed which varies in their working mechanism. Some were password based, some of them worked on fingerprint sensor, some worked on Movement Sensor, message verification and so on. But after overall research we choose to develop password based door locking system that suits our academic project using 8051 microcontroller.

Project References: Door Locking System

## 2.2 Feasibility Study

In a feasible study we performed feasibility analysis of a current system and the proposed system. Feasibility study is done in our project to identify the deficiencies in the current system and find the objective of the proposed system. There are many types of study that we have considered in our project. Following are the major study we performed while developing this project.

#### 2.2.1 Technical Feasibility

Here we analyze the technical aspects of the project. The various technical aspects such as hardware and software were taken into consideration while developing this project. Further we also make sure that this software is feasible for the person who uses it.

#### 2.2.2 Schedule Feasibility

In this feasibility study we prepared our planned Gantt chart according to our development model.

### 2.2.3 Economic Feasibility

Here we deal with the cost benefit of the project. Since this project is developed to meet our academic project, therefore there is no any refund.

#### 2.2.4 Operational Feasibility

We develop this project with the minimum hardware specification tm make this project of low cost and affordable. The user will enjoy with this system which is easy to understand and operate by few steps.

#### 2.3 Required Components

▶ 8051 Microcontroller

- ▶ 8051 Development Board
- ▶ 8051 Programmer
- ► 4×4 Matrix Keypad
- ▶ 16×2 LCD
- ► Electric Lock
- ► 10KΩ Potentiometer
- ► Connecting wires
- ► Power Supply

#### > 8051 Microcontroller

The 8051 microcontroller is an 8-bit microcontroller that was first introduced in 1980 by Intel. It has been widely used in a variety of embedded systems, including automotive, industrial, medical, and consumer electronics applications.

The 8051 microcontroller is based on a Harvard architecture, which means that it has separate memory spaces for program code and data. It has a simple and efficient instruction set with 111 instructions that operate on 8-bit data.

The basic features of the 8051 microcontroller include:

- 1. 4 KB of on-chip ROM (read-only memory) for program code storage.
- 2. 128 bytes of on-chip RAM (random-access memory) for data storage.
- 3. Four 8-bit I/O ports for connecting to external devices.
- 4. Two 16-bit timer/counters for timing and counting applications.
- 5. A serial communication interface (UART) for serial communication.
- 6. Interrupt control circuitry for handling external and internal interrupts.



### ➤ 4\*4 Matrix Keypad

A 4x4 matrix keypad is a commonly used input device in electronics projects, which provides a simple way to get user input. It consists of a 4x4 grid of buttons, with each button corresponding to a unique combination of row and column. Here's how it works:

Each button is connected to a specific row and column of the matrix. When a button is pressed, it creates a connection between the corresponding row and column lines. By scanning through each row and checking which column lines are connected, the microcontroller can determine which button was pressed.

To use a 4x4 matrix keypad with a microcontroller, you need to connect the row and column lines to the microcontroller's GPIO pins. You can then use software to scan through the rows and check which column lines are connected to detect which button was pressed.



## ➤ Electric Lock

An electric lock is a type of lock that can be operated using an electrical current. It's commonly used in access control systems, such as in homes, offices, and other secure areas.

To use an electric lock, you need to install it in the door frame and connect it to a power source, such as an electrical outlet or battery. You also need to connect it to a control system, such as a keypad to control when the lock is activated.

Overall, electric locks provide a convenient and secure way to control access to a space, and can be a good option for home or business security.



#### ➤ 16\*2 LCD

A 16\*2 LCD (Liquid Crystal Display) is a type of alphanumeric display that can display 16 columns and 2 rows of characters. Each character is made up of a matrix of pixels that can be turned on or off to create the desired character or symbol.

To use a 16\*2 LCD, you typically need to connect it to a microcontroller that will send it the necessary data and commands to display the desired characters or symbols. The LCD itself typically has a built-in controller chip that handles the low-level details of driving the individual pixels, so you don't need to worry about the details of how the display works.



### 2.4 Applications of Password Based Door Lock System

Password-based door locking systems have a wide range of applications in various fields such as:

- 1. Residential: Password-based door locking systems can be used in homes to provide a convenient and secure way for homeowners to enter their homes without needing to carry a physical key.
- 2. Commercial: Many businesses use password-based door locking systems to control access to their buildings or specific areas within the building, such as storage rooms or employee-only areas.
- 3. Educational: Schools and universities use password-based door locking systems to secure classrooms, laboratories, and other areas within the campus.
- 4. Healthcare: Password-based door locking systems can be used in healthcare settings, such as hospitals or clinics, to control access to sensitive areas, such as patient records or medication storage rooms.
- 5. Hospitality: Hotels and resorts use password-based door locking systems to provide secure access to guest rooms and other areas within the facility.
- 6. Government: Password-based door locking systems are used in government buildings to control access to secure areas, such as offices or data centers.
- 7. Industrial: Password-based door locking systems can be used in industrial settings, such as factories or warehouses, to control access to equipment or inventory storage areas.
  - Overall, password-based door locking systems are a versatile and secure solution for controlling access to various types of buildings and areas.

#### 2.5 Working Principle

- ► The main component in the circuit is 8051 controller. In this project, a 4×4 Matrix Keypad is used to enter the password.
- ▶ If entered password is matched with the pre stored data of the memory of the microcontroller then electric lock will function to run in a specific direction required for opening the door
- ▶ If the entered password doesn't match with the pre stored password then the door remains locked and the buzzer makes alarming sound.

## **CHAPTER 3: SYSTEM DESIGN**

## 3.1 Block Diagram



## 3.2 Circuit Diagram



## 3.3 Flowchart



## **3.4 Keypad Working Principle**



## 3.5 Gantt Chart

|                              | 2022-2023 |          |          |         |          |       |  |  |
|------------------------------|-----------|----------|----------|---------|----------|-------|--|--|
| Task Name                    | October   | November | December | January | February | March |  |  |
|                              | 1         | 1        | 1        | 1       | 1        | 23    |  |  |
| System Analysis              |           |          |          |         |          |       |  |  |
| System Design                |           |          |          |         |          |       |  |  |
| System Implementation        |           |          |          |         |          |       |  |  |
| <b>Debugging and Testing</b> |           |          |          |         |          |       |  |  |
| Documentation                |           |          |          |         |          |       |  |  |

# CHAPTER 4: SYSTEM DEVELOPMENT AND IMPLEMENTATION

## **4.1 Programing platform (Tools and technologies used)**

## **4.1.1 Software Specifications**

Computer software specification we have used for development:

• Operating System: Windows 10

• Software: Keil and Proteus

• Programming Language: C

## **4.1.2** Hardware Specifications

Computer hardware specification we have used for development:

• Processor: core-i7

• RAM: 8GB

• HDD: 1 TB

# **CHAPTER 5: TESTING AND DEBUGGING**

| Testing | Testing objective                                 | esting objective Problem                                   |                                                                            |  |  |  |  |  |
|---------|---------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|
| no.     |                                                   |                                                            |                                                                            |  |  |  |  |  |
| 1       | Check if the 16*2 LCD display is working properly | High contrast text output                                  | Use of potentiometer solved contrast problem                               |  |  |  |  |  |
| 2       | Check if keypad is working properly               | Multiple input can be detected while pressing the key once | Adding delay while taking input solved this problem                        |  |  |  |  |  |
| 3       | Check if buzzer is working properly               | Buzzer did not make sound when user input wrong password   | Buzzer with low<br>voltage requirement<br>was added instead of<br>high one |  |  |  |  |  |

# CHAPTER 6: CONCLUSION AND FUTURE ENHANCEMENT

#### **6.1 Conclusion**

In conclusion, a password-based door locking system can provide a level of security to a building or room. It requires the user to input a correct password to gain access, which can prevent unauthorized access by individuals who are not authorized to enter.

However, the security level of such a system depends heavily on the strength and complexity of the password chosen by the user. Weak or easily guessable passwords can compromise the security of the system, while strong passwords can greatly enhance its effectiveness.

Additionally, password-based systems can have their limitations, such as the potential for forgotten or lost passwords, the need for frequent password updates, and the potential for hacking attempts.

Overall, a password-based door locking system can be a useful tool in providing security, but it should be implemented thoughtfully and with appropriate measures to ensure its effectiveness and reliability.

## **6.2 Future enhancement**

• We will make it more effective adding more security modules

## REFERENCES

- Balaguruswamy, E(2011). *Programming in C.* New Delhi, Tata McGraw Hill Education Private Limited.
- Shaba Firdosh, Shikha, Prisha Kashyap, Bhavana Durgam, Nikhar Begum, Shailendra Kumar Singh. (2017, May). home security system. International Journal of Scientific Research in Computer Science and Technology. https://ijsrcseit.com/paper/CSEIT172380.pdf
- ElectronicsHub. (2017, August 22). Password based door lock system using 8051
   Microcontroller. Electronics Hub. <a href="https://www.electronicshub.org/password-based-door-lock-system-using-8051-microcontroller/">https://www.electronicshub.org/password-based-door-lock-system-using-8051-microcontroller/</a>
- Kmhmubin. (2020, October 2). Kmhmubin/password-based-doorlock-system-in-8051-microprocessor. GitHub. <a href="https://github.com/kmhmubin/Password-based-doorlock-system-in-8051-microprocessor">https://github.com/kmhmubin/Password-based-doorlock-system-in-8051-microprocessor</a>

## **APPENDIX**

Product Name: 16x2 Character LCD Display Module

Description: A liquid crystal display module that can display 16 columns of 2 rows of characters.

## Specifications:

Display format: 16 characters x 2 lines

Character size: 5mm x 8mm

Viewing area: 64.5mm x 14.5mm

Dot size: 0.55mm x 0.55mm

Dot pitch: 0.60mm x 0.60mm

Duty cycle: 1/16

Operating voltage: 4.5V to 5.5V

\* Operating temperature: -20°C to +70°C

Storage temperature: -30°C to +80°C

Controller: HD44780 or equivalent

\* Backlight: LED or EL

#### Features:

- \* Easy to use interface with 4-bit or 8-bit parallel interface
- \* Supports multiple languages including English, Chinese, Japanese, and Korean
- \* Built-in character set includes 208 characters
- \* Custom characters can be programmed
- Backlight can be turned on or off
- Low power consumption
- \* RoHS compliant

#### Applications:

- Industrial control systems
- Office automation equipment
- Medical instruments
- Automotive electronics
- Consumer electronics



Product Name: 4x4 Matrix Keypad

Description: A 16-button keypad designed for use with microcontroller projects.

## Specifications:

• Dimensions: 69mm x 76mm x 9mm

\* Weight: 12g

Operating Voltage: 5V

Maximum Current: 30mA

\* Key Pins: 8 (4 rows, 4 columns)

\* Output: Digital signal via keypad matrix

#### Features:

- 16 keys with a 4x4 layout
- Low power consumption
- Compact and easy to use
- \* No additional hardware required
- \* Durable and long-lasting design

## Applications:

- Microcontroller projects
- Robotics
- Security systems
- Access control
- Automation

## Certifications:

- RoHS
- · CE





#### Product Name: Electric Lock

Description: A compact electric lock designed for use with microcontrollers, ideal for use in projects such as home automation systems, security systems, and access control systems.

#### Specifications:

- \* Power supply: 5V DC
- \* Maximum current draw: 300mA
- \* Operating temperature: -20°C to 60°C
- ' Material: Stainless steel
- \* Finish: Brushed metal
- Dimensions: 1.5 inches x 1.5 inches x 0.5 inches
- \* Weight: 0.5 pounds
- Lock mechanism: Solenoid
- Compatibility: Compatible with most microcontrollers, including Arduino and Raspberry Pi

#### Features:

- \* Low power consumption for efficient operation with microcontrollers
- Solenoid lock mechanism for secure locking and unlocking
- \* Can be controlled with digital signals from a microcontroller
- LED indicator for lock status
- Easy to install and integrate with microcontroller projects
- \* Suitable for use in small spaces

#### Applications:

- \* Home automation systems
- \* Security systems
- Access control systems
- Smart lock systems

#### Certifications:

- . CE
- RoHS



Philips Semiconductors Product specification

# 80C51 8-bit microcontroller family 4K/8K/16K/32K Flash

## 89C51/89C52/89C54/89C58

#### DESCRIPTION

The 89C51/89C52/89C54/89C58 contain a non-volatile FLASH program memory that is parallel programmable. For devices that are serial programmable (In System Programmable (ISP) with a boot loader), see the 89C51RC+/89C51RD+ datasheet.

Both families are Single-Chip 8-bit Microcontrollers manufactured in advanced CMOS process and are derivatives of the 80C51 microcontroller family. All the devices have the same instruction set as the 80C51.

#### SELECTION TABLE FOR FLASH DEVICES

| ROM/EPROM<br>Memory Size<br>(X by 8) | RAM Size<br>(X by 8) | Programmable<br>Timer Counter<br>(PCA) | Hardware<br>Watchdog<br>Timer |  |  |  |  |  |  |
|--------------------------------------|----------------------|----------------------------------------|-------------------------------|--|--|--|--|--|--|
| Multi-Time Progr                     | ammable (MT          | P) devices:                            |                               |  |  |  |  |  |  |
| 89C51                                |                      |                                        |                               |  |  |  |  |  |  |
| 4 k                                  | 128                  | No                                     | No                            |  |  |  |  |  |  |
| 89C52/54/58                          |                      |                                        |                               |  |  |  |  |  |  |
| 8 k/16 k/32 k                        | 256                  | No                                     | No                            |  |  |  |  |  |  |
| Serial In-System                     | Programmab           | le devices:                            |                               |  |  |  |  |  |  |
| 89C51RC+                             |                      |                                        |                               |  |  |  |  |  |  |
| 32 k                                 | 512                  | Yes                                    | Yes                           |  |  |  |  |  |  |
| 89C51RD+                             |                      |                                        |                               |  |  |  |  |  |  |
| 64 k                                 | 1024                 | Yes                                    | Yes                           |  |  |  |  |  |  |

#### **FEATURES**

- 80C51 Central Processing Unit
- On-chip FLASH Program Memory
- Speed up to 33 MHz
- Full static operation
- R AM expandable externally to 64 k bytes
- 4 le vel priority interrupt
- 6 interrupt sources
- Four 8-bit I/O ports
- Full-duplex enhanced UART
  - Framing error detection
  - Automatic address recognition
- Power control modes
  - Clock can be stopped and resumed
- Idle mode
- Power down mode
- Programmable dock out
- Second DPTR register
- · Asynchronous port reset
- LowEMI (inhibit ALE)
- 3 16-bit timers
- \* Wake up from power down by an external interrupt

## ORDERING INFORMATION

|       | MEMORY SIZE<br>4 k · 8 | ME MORY SIZE<br>8 k · 8 | MEMORY SIZE<br>16 k · 8 | MEMORY SIZE<br>32 k · 8  | TEMPERATURE<br>RANGE °C<br>AND PACKAGE      | VOLTAGE<br>RANGE | FRE Q.<br>(MHz) | DWG.<br>#          |
|-------|------------------------|-------------------------|-------------------------|--------------------------|---------------------------------------------|------------------|-----------------|--------------------|
| FLASH | P89C51UBA A            | P89C52UBA A             | P89C54UBA A             | P89C58UBA A              | 0 to +70 ,Plastic<br>Leaded Chip Camier     | 5 V              | 0 to 33         | SOT187-2           |
| FLASH | P89C51UBP N            | P89C52UBP N             | P89C54UBP N             | P89C58UBP N              | 0 to +70, Plastic<br>Dual In-line Package   | 5 V              | 0 to 33         | SOT129-1           |
| FLASH | P89C51UBB B            | P89C52UBB B             | P89C54UBB B             | P89C58UBB B              | 0 to +70 ,Plastic<br>Quad Flat Pack         | 5 V              | 0 to 33         | QFP44 <sup>2</sup> |
| FLASH | P89C51UFA A            | P89C52UFA A             | P89C54UFA A             | P89C58UFA A <sup>1</sup> | –40 to +85, Plastic<br>Leaded Chip Carrier  | 5 V              | 0 to 33         | SOT187-2           |
| FLASH | P89C51UFP N            | P89C52UFP N             | P89C54UFP N             | P89C58UFP N <sup>1</sup> | –40 to +85, Plastic<br>Dual In-line Package | 5 V              | 0 to 33         | SOT129-1           |
| FLASH | P89C51UFB B            | P89C52UFBB              | P89C54UFB B             | P89C58UFB B <sup>1</sup> | –40 to +85, Plastic<br>Quad Flat Pack       | 5 V              | 0 to 33         | QFP44 <sup>2</sup> |

### NOTES:

- Contact Philips Sales for availability.
   SOT not assigned for this package outline.

## PART NUMBER DERIVATION

| DEVICE NUMBER (P89CXX) | OPERATING FRE QUENCY, MAX (V) | TEMPERATURE RANGE (B) | PACKAGE (AA, BB, PN) |
|------------------------|-------------------------------|-----------------------|----------------------|
| P89C51 FLASH           |                               |                       | AA = PLCC            |
| P89C52FLASH            | II _ 22 MH=                   | B = 0°C to 70°C       | BB = PQFP            |
| P89C54FLASH            | U = 33 MHz                    | F = -40°C to 85°C     | PN = PDIP            |
| P89C58FLASH            |                               |                       |                      |

1999 Oct 27 2 853-2148 22592

## **BLOCK DIAGRAM**



Philips Semiconductors Product specification

## 80C51 8-bit microcontroller family 4K/8K/16K/32K Flash

## 89C51/89C52/89C54/89C58

#### LOGIC SYMBOL



#### PIN CONFIGURATIONS

#### Dual In-Line Package Pin Functions



#### Ceramic and Plastic Leaded Chip Carrier Pin Functions



#### Plastic Quad Flat Pack Pin Functions



## **PIN DESCRIPTIONS**

|           | PII      | N NUMB       | ER                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|----------|--------------|-----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC  | DIP      | LCC          | QFP                   | TYPE  | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Vés       | 20       | 22           | 16                    |       | Ground: 0 Vireference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V6c       | 40       | 44           | 38                    |       | Power Supply: This is the power supply toltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P0.0-0.7  | 39-32    | 43-36        | 37–30                 | NO    | Port 0: Port 0 is an open-drain, bidirectional VO port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s.                                                                                                                                                                                                                                                                                                                                                                                                               |
| P1.0-P1.7 | 1–8      | 2-9          | 40 <u>-44,</u><br>1-3 | NO    | Port 1: Port 1 is an 8-bit bidirectional VO port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are external ypulled low will source current because of the internal pull-ups. (See DC Bectrical Characteristics: I <sub>L</sub> ). Atternate function for Port 1:                                                                                                                                                                                                                                                                                                                                                                      |
|           | 1 2      | 2<br>3       | 40<br>41              | NO    | T2 (P1.0): Timer/Counter2 external count input/clockout (see Programmable Clock-Out).  T2 EX (P1.1): Timer/Counter2 reload/capture/direction control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P2.0-P2.7 | 21-28    | 24-31        | 18-25                 | l vo  | Port 2: Port 2 is an 8-bit bidirectional VO port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Bectrical Characteristics: I <sub>II</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. |
| P3.0-P3.7 | 10–17    | 11,<br>13–19 | 5,<br>7–13            | NO    | Port 3: Port 3 is an 8-bit bidirectional VO port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Bectrical Characteristics: In). Port 3 also serves the special features of the 89C51.89C52.89C54.89C58, as listed below:                                                                                                                                                                                                                                                                                                                           |
|           | 10       | 11           | 5                     |       | RxD (P3.0) Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|           | 11       | 13           | 7                     | º     | TxD (P3.1) Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | 12       | 14           | 8 9                   | l ¦ , | INTO (P3.2). External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | 13<br>14 | 15<br>16     | 10                    | l ¦ : | INT1 (P3.3): External interrupt<br>T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           | 15       | 17           | 11                    | l i i | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           | 16       | 18           | 12                    | Ó     | WR (P3.6) External data memorywrite strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           | 17       | 19           | 13                    | 0     | RD (P3.7): External data memonyread strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RST       | 9        | 10           | 4                     | ı     | Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{68}$ permits a power-on reset using only an external capacitor to $V_{00}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ALE       | 30       | 33           | 27                    | 0     | Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1.6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. ALE can be disabled by setting SFR auxiliary.). With this bit set, ALE will be active only during a MOVX instruction.                                                                                                                                                                                                                                                                                            |
| PSEN      | 29       | 32           | 26                    | 0     | Program Store Enable: The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| БAWpp     | 31       | 35           | 29                    | l     | External Access Enable/Programming Supply Voltage: EAmust be externallyheld low to enable the device to fetch code from external program memory/locations 0000 H to the maximum internal memory/boundary. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 0 FF FH for 4 k devices, 1 FFF H for 32 k devices. 3 FFFH for 16 k devices, and 7 FF FH for 32 k devices. The value on the EA pin is latched when RST is released and any subsequent changes have no effect. This pin also receives the 12 00 V programming supply voltage (V <sub>PP</sub> ) during FLASH programming.                                                                                        |
| XTAL1     | 19       | 21           | 15                    | '     | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| XTAL2     | 18       | 20           | 14                    | 0     | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

NOTE: To avoid "latch-up" effect at power-on, the voltage on anypin (other than  $V_{PP}$ ) at any time must not be higher than  $V_{CC} + 0.5$  Vor  $V_{SS} = 0.5$  V, respectively.

1999 Oct 27 5

Table 1. 89C51/89C52/89C54/89C58 Special Function Registers

| SYMBOL                                            | DESCRIPTION                         | DIRECT<br>ADDRESS | MSB BIT        | ADDRES | SS,SYMB | OL,ORA           | LTERNAT | IVE POR | TFUNCT | ION<br>LSB | RESET<br>VALUE |
|---------------------------------------------------|-------------------------------------|-------------------|----------------|--------|---------|------------------|---------|---------|--------|------------|----------------|
| AC C*                                             | Accumulator                         | ÐН                | B              | BB     | E5      | E4               | B       | ΕŽ      | E1     | E0         | 00 H           |
| AUXR#                                             | Auxiliary                           | 8EH               | -              | _      | -       | _                | -       | -       | -      | A0         | ххоохооОВ      |
| AUXR1#                                            | Auxiliary 1                         | A2H               | -              | -      | -       | -                | GF2     | 0       | -      | DPS        | xxxxx00x00B    |
| B*                                                | B register                          | FDH               | F7             | F6     | F5      | F4               | F3      | F2      | F1     | F0         | 00H            |
| DPTR:                                             | Data Pointer (2 bytes)              |                   | 1              |        |         |                  |         |         |        |            | 1 1            |
| DPH                                               | Data Pointer High                   | 83H               | 1              |        |         |                  |         |         |        |            | 00H            |
| DPL                                               | Data Pointer Low                    | 82H               |                | .=     | .=      |                  |         |         |        |            | 00H            |
| l                                                 |                                     |                   | AF             | AE     | AD      | AC               | AB      | AA      | A9     | A8         | ll             |
|                                                   | Interrupt Enable                    | A8H               | EA             |        | ET2     | ES               | ET1     | B(1     | ETO    | EX0        | 0x000000B      |
|                                                   |                                     |                   | BF             | BE     | BD      | BC               | BB      | BA      | B9     | B8         |                |
| IP*                                               | Interrupt Priority                  | B8H               | -              |        | PT2     | PS               | PT1     | PX1     | PTO    | PX0        | xx0000000B     |
| l                                                 |                                     |                   | B7             | B6     | B5      | B4               | B3      | B2      | B1     | B0         |                |
| IPH#                                              | Interrupt Priority High             | B7 H              | -              | _      | PT2H    | PSH              | PT1H    | PX1H    | PTDH   | PXOH       | xx0000000B     |
|                                                   |                                     |                   | 87             | 86     | 85      | 84               | 83      | 82      | 81     | 80         |                |
| P0*                                               | Port 0                              | 80H               | AD7            | AD6    | AD5     | AD4              | AD3     | AD2     | AD1    | AD0        | FFH            |
|                                                   |                                     |                   | 97             | 96     | 95      | 94               | 93      | 92      | 91     | 90         |                |
| P1*                                               | Port 1                              | 90H               | _              | _      | _       | _                | _       | _       | T2B(   | T2         | FFH            |
|                                                   |                                     |                   | AT             | A6     | A5      | A4               | A3      | A2      | A1     | A0         |                |
| P2*                                               | Port 2                              | A0H               | AD15           | AD14   | AD13    | AD12             | AD11    | AD10    | AD9    | AD8        | FFH            |
|                                                   |                                     |                   | B7             | 96     | B5      | B4               | B3      | B2      | B1     | B0         |                |
| P3*                                               | Port3                               | B0H ]             | RD             | WR     | T1      | TO               | INTT    | סדאו    | TxD    | RxD        | FFH            |
| l                                                 |                                     |                   |                |        |         | 7                |         |         |        |            | l l            |
| PCON#1                                            | Power Control                       | 87H               | SMDD1          | SMOED  |         | POF <sup>2</sup> | GF1     | GF0     | PD     | IDL        | 00xxx0000B     |
| l                                                 |                                     |                   | D7             | D6     | D5      | D4               | D3      | D2      | D1     | D0         | l              |
| PSW*                                              | Program Status Word                 | DOH               | CY             | AC     | FD      | RS1              | R90     | 0/      | _      | Р          | 000000x0B      |
| RACAP2H#<br>RACAP2L#                              | Timer 2 Capture High                | CBH               |                |        |         |                  |         |         |        |            | 00H            |
| SADDR#                                            | Timer 2 Capture Low                 | CAH               |                |        |         |                  |         |         |        |            |                |
| SADDH#                                            | Slave Address<br>Slave Address Mask | A9 H<br>B9 H      |                |        |         |                  |         |         |        |            | 00H            |
| SBUF                                              | Serial Data Buffer                  | 99H               |                |        |         |                  |         |         |        |            | ххоохоохВ      |
| 1 0001                                            | oeria baa builei                    | 0011              | 9F             | 9E     | 9D      | 9C               | 9B      | 9A      | 99     | 98         |                |
| SCON                                              | Serial Control                      | 98H               | SMD/FE         | SM1    | SM2     | REN              | TB8     | RB8     | ΤI     | RI         | 00Н            |
| SP                                                | Stack Pointer                       | 81H               | O MELL E       | 01011  | 01012   | INCIA            | 100     | NO      |        | 131        | 07H            |
| "                                                 | JEGOR T GITLET                      | ""                | 8F             | 8E     | 8D      | 8C               | 8B      | 8A      | 89     | 88         | l"'''          |
| TCON                                              | Timer Control                       | 88H               | TF1            | TR1    | TFO     | TRO              | IE1     | П1      | IB)    | то         | 00H            |
| ''''                                              | III IEI COIIII OI                   |                   | CF             | CE     | CD      | CC               | CB      | CA      | (3)    | C8         |                |
| T2CON*                                            | Timer 2 Control                     | C8H               | TF2            | EXF2   | RCLK    | TCLK             | EXEN2   | TR2     | C/T2   | CP/RL2     | 00Н            |
| T2MOD#                                            | Timer 2 Mode Control                | C9H               | -              | -      | -       | -                | -       | -       | T20E   | DCEN       | xxxxxx00B      |
| THO                                               | Timer High 0                        | 8CH               | <del>-</del> - |        |         |                  |         |         | 1200   | DOEN       | 00H            |
| TH1                                               | Timer High 1                        | 8DH               | 1              |        |         |                  |         |         |        |            | 00H            |
| TH2#                                              | Timer High 2                        | CDH               |                |        |         |                  |         |         |        |            | 00H            |
| TLO                                               | Timer Low 0 Timer Low 1             | 8AH<br>8BH        |                |        |         |                  |         |         |        |            | 00H<br>00H     |
| TL2#                                              | Timer Low 1                         | CCH               |                |        |         |                  |         |         |        |            | 00H            |
| TMOD                                              | Timer Mode                          | 89H               | GATE           | C/T    | M1      | MD               | GATE    | СЛТ     | M1     | MD         | 00H            |
|                                                   | bit addressable.                    | 3011              | 5,42           |        | .011    | .020             | 30 VIE  |         | .011   |            | 20.1           |
| # SFRsare                                         | modified from or added t            | othe 80C51        | ISFRs.         |        |         |                  |         |         |        |            |                |
| <ul> <li>Reserved</li> <li>Reset value</li> </ul> | ibits.<br>ue depends on reset sour  | roe.              |                |        |         |                  |         |         |        |            |                |
| 2. Bit will not                                   | t be affected by reset.             |                   |                |        |         |                  |         |         |        |            |                |
|                                                   |                                     |                   |                |        |         |                  |         |         |        |            |                |

6

